# CS 61C RISC-V Spring 2024 Discussion 3 ### 1 Pre-Check This section is designed as a conceptual check for you to determine if you conceptually understand and have any misconceptions about this topic. Please answer true/false to the following questions, and include an explanation: 1.1 Let a0 point to the start of an array x. lw s0, 4(a0) will always load x[1] into s0. False. This only holds for data types that are four bytes wide, like int or float. For data-types like char that are only one byte wide, 4(a0) is too large of an offset to return the element at index 1, and will instead return a char further down the array (or some other data beyond the array, depending on the array length). 1.2 Assuming no compiler or operating system protections, it is possible to have the code jump to data stored at 0(a0) (offset 0 from the value in register a0) and execute instructions from there. True. If your compiler/OS allows it (some do not, for security reasons), it is possible for your code to jump to and execute instructions passed into the program via an array. Conversely, it's also possible for your code to treat itself as normal data (search up self-modifying code if you want to see more details). [1.3] jalr is a shorthand expression for a jal that jumps to the specified label and does not store a return address anywhere. False. jalr is used to return to the memory address specified in the second argument. Keep in mind that jal jumps to a label (which is translated into an immediate by the assembler), whereas jalr jumps to an address stored in a register, which is set at runtime. Related, j label is a pseudo-instruction for jal x0, label (they do the same thing). ## 2 Instructions RISC-V is an assembly language, which is comprised of simple instructions that each do a single task such as addition or storing a chunk of data to memory. For example, on the left, RISC-V code accomplishes the same task as the C code, on the right, with its streamlined instructions. For your reference, here are some of the basic instructions for arithmetic/bitwise operations and memory access (Note: rs1 is argument register 1, rs2 is argument register 2, and rd is destination register): | [inst] | [destination register] [argument register 1] [argument register 2] | |--------|---------------------------------------------------------------------------------| | add | Adds the two argument registers and stores in destination register | | xor | Exclusive or's the two argument registers and stores in destination register | | mul | Multiplies the two argument registers and stores in destination register | | sll | Logical left shifts rs1 by rs2 and stores in rd | | srl | Logical right shifts rs1 by rs2 and stores in rd | | sra | Arithmetic right shifts rs1 by rs2 and stores in rd | | slt/u | If $rs1 < rs1$ , stores 1 in rd, otherwise stores 0, u does unsigned comparison | | [inst] | [register] [offset]([register containing base address]) | | sw | Stores the contents of the register to the address+offset in memory | | lw | Takes the contents of address+offset in memory and stores in the register | | [inst] | [argument register 1] [argument register 2] [label] | | beq | If $rs1 == rs2$ , moves to label | | bne | If rs1 != rs2, moves to label | | [inst] | [destination register] [label] | | jal | Stores the next instruction's address into rd and moves to label | You may also see that there is an "i" at the end of certain instructions, such as addi, slli, etc. This means that rs2 becomes an "immediate" or an integer instead of using a register. There are also immediates in some other instructions such as sw and lw. Note that the size (maximum number of bits) of an immediate in any given instruction depends on what type of instruction it is (more on this soon!). Assume we have an array in memory that contains int $\star$ arr = {1,2,3,4,5,6,0}. 2.1 Let register s0 hold the address of the element at index 0 in arr. You may assume integers are four bytes and our values are word-aligned. What do the snippets of RISC-V code do? Assume that all the instructions are run one after the other in the same context. ``` a) lw t0, 12(s0) Sets to equal to arr[3] b) sw t0, 16(s0) --> Stores t0 into arr[4] c) slli t1, t0, 2 add t2, s0, t1 t3, 0(t2) 1w Increments arr[t0] by 1 addi t3, t3, 1 t3, 0(t2) SW d) lw t0, 0(s0) xori t0, t0, 0xFFF --> Sets t0 to -1 * arr[0] addi t0, t0, 1 ``` Assume that s0 and s1 contain signed integers. Without any pseudoinstructions, 2.2 how can we branch on the following conditions to jump to some LABEL? ``` s0 < s1 ``` ``` s0 \neq s1 ``` $$s0 \leq s1$$ s0 > s1 ``` blt s0, s1, LABEL bne s0, s1, LABEL bge s1, s0, LABEL blt s1, s0, LABEL ``` Note that RISC-V does not provide a bgt instruction because you can manipulate the blt instruction to get an equivalent result. Also note that the above solutions assume that s0 and s1 contained signed integers. If they are unsigned, then we would use the unsigned variants of the above commands (namely, bltu, bgeu). ### 3 Lost in Translation [3.1] Translate between RISC-V and C verbatim. ``` RISC-V \mathbf{C} addi s0, x0, 4 // s0 -> a, s1 -> b // s2 -> c, s3 -> z addi s1, x0, 5 addi s2, x0, 6 int a = 4, b = 5, c = 6, z; add s3, s0, s1 z = a + b + c + 10; add s3, s3, s2 addi s3, s3, 10 x0, 0(s0) // s0 -> int * p = intArr; // s1 -> a; addi s1, x0, 2 s1, 4(s0) *p = 0; SW slli t0, s1, 2 int a = 2; add t0, t0, s0 p[1] = p[a] = a; s1, 0(t0) addi s0, x0, 5 // s0 -> a, s1 -> b addi s1, x0, 10 int a = 5, b = 10; add t0, s0, s0 if(a + a == b) { a = 0; bne t0, s1, else xor s0, x0, x0 } else { jal x0, exit b = a - 1; else: addi s1, s0, -1 exit: ``` ``` addi s0, x0, 0 // computes s1 = 2^30 addi s1, x0, 1 // assume int s1, s0; was declared above addi t0, x0, 30 s1 = 1; loop: for(s0 = 0; s0 != 30; s0++) { beq s0, t0, exit s1 *= 2; add s1, s1, s1 } addi s0, s0, 1 jal x0, loop exit: // s0 -> n, s1 -> sum addi s1, x0, 0 // assume n > 0 to start loop: beq s0, x0, exit for(int sum = 0; n > 0; n--) { add s1, s1, s0 sum += n; addi s0, s0, -1 } jal x0, loop exit: ``` ## 4 C Generics 4.1 **True or False:** In C, if the variable ptr is a generic pointer, then it is still possible to dereference ptr when used on the right-hand side of an assignment operator, e.g., ... = \*ptr False. To dereference a pointer, we must know the number of bytes to access from memory at compile time. Generics employ generic pointers and therefore cannot use the dereference operator! 4.2 Generic functions (i.e., generics) in C use void \* pointers to operate on memory without the restriction of types. Such generics pointers do not support dereferencing, as the number of bytes to access from memory is not known at compile-time. They instead use byte handling functions such as memory and memmove. Implement rotate, which will prompt the following program to generate the provided output. ``` int main(int argc, char *argv[]) { int array[10] = {1, 2, 3, 4, 5, 6, 7, 8, 9, 10}; print_int_array(array, 10); rotate(array, array + 5, array + 10); print_int_array(array, 10); rotate(array, array + 1, array + 10); print_int_array(array, 10); rotate(array + 4, array + 5, array + 6); print_int_array(array, 10); ``` ``` 10 return 0; } 11 Output: 1 $ ./rotate 2 Array: 1, 2, 3, 4, 5, 6, 7, 8, 9, 10 3 Array: 6, 7, 8, 9, 10, 1, 2, 3, 4, 5 4 Array: 7, 8, 9, 10, 1, 2, 3, 4, 5, 6 5 Array: 7, 8, 9, 10, 2, 1, 3, 4, 5, 6 Your Solution: void rotate(void *front, void *separator, void *end) { 2 } 9 void rotate( ) { size_t width = (char *) end - (char *) front; size_t prefix_width = (char *) separator - (char *) front; size_t suffix_width = width - prefix_width; char temp[prefix_width]; memcpy(temp, front, prefix_width); memmove(front, separator, suffix_width); memcpy((char *) end - prefix_width, temp, prefix_width); } ```